```
IC Se17 Dr. Shaa baany
```

```
verilog for sequential circuits
```

```
module FF (clk, Rst, Q);
```

end

endmodule

always @ (posedge cik) with always @ (posedge cik or posedge RSt)

end

```
output reg [3:0] R;
  always @(Pos...)
    begin
      if (Rst = = 0)
        R <= 4'bo;
      else (+ (E)) , input
      R L= In;
    end
```

always@(\*) begin if ( Rst = = 0) R L = 0; begin R[0] <= "; R E13 (= R 6); R[Y] <= R[1]; R[r] L= R[1]; eadmodule

Scanned by CamScanner



**Scanned by CamScanner** 

## : D-FF Les Gunter

$$D_{i} = 1 \oplus Q_{i}$$
 $D_{i} = Q_{i} \oplus Q_{i}$ 
 $D_{i} = Q_{i} \oplus Q_{i} Q_{i}$ 
 $D_{i} = Q_{i} \oplus Q_{i-1} \cdots Q_{i}$ 



